### SPRINGER BRIEFS IN ELECTRICAL AND COMPUTER ENGINEERING

Rohit Sharma · Tapas Chakravarty

# Compact Models and Measurement Techniques for High-Speed Interconnects



## SpringerBriefs in Electrical and Computer Engineering

For further volumes: http://www.springer.com/series/10059 Rohit Sharma · Tapas Chakravarty

### Compact Models and Measurement Techniques for High-Speed Interconnects



Rohit Sharma Interconnect Focus Center Georgia Institute of Technology Atlanta, GA, USA Tapas Chakravarty Tata Consultancy Services Kolkata, India

ISSN 2191-8112 ISBN 978-1-4614-1070-6 DOI 10.1007/978-1-4614-1071-3 Springer New York Heidelberg Dordrecht London e-ISSN 2191-8120 e-ISBN 978-1-4614-1071-3

Library of Congress Control Number: 2012931862

© The Author(s) 2012

This work is subject to copyright. All rights are reserved by the Publisher, whether the whole or part of the material is concerned, specifically the rights of translation, reprinting, reuse of illustrations, recitation, broadcasting, reproduction on microfilms or in any other physical way, and transmission or information storage and retrieval, electronic adaptation, computer software, or by similar or dissimilar methodology now known or hereafter developed. Exempted from this legal reservation are brief excerpts in connection with reviews or scholarly analysis or material supplied specifically for the purpose of being entered and executed on a computer system, for exclusive use by the purchaser of the work. Duplication of this publication or parts thereof is permitted only under the provisions of the Copyright Law of the Publisher's location, in its current version, and permission for use must always be obtained from Springer. Permissions for use may be obtained through RightsLink at the Copyright Clearance Center. Violations are liable to prosecution under the respective Copyright Law.

The use of general descriptive names, registered names, trademarks, service marks, etc. in this publication does not imply, even in the absence of a specific statement, that such names are exempt from the relevant protective laws and regulations and therefore free for general use.

While the advice and information in this book are believed to be true and accurate at the date of publication, neither the authors nor the editors nor the publisher can accept any legal responsibility for any errors or omissions that may be made. The publisher makes no warranty, express or implied, with respect to the material contained herein.

Printed on acid-free paper

Springer is part of Springer Science+Business Media (www.springer.com)

There is something fascinating about science. One gets such wholesale returns of conjecture out of such a trifling investment of fact.

Mark Twain

#### Foreword

High-speed interconnect analysis and design has been the focus of multidisciplinary research activities involving new materials, structures and components. Interconnect performance can be a major design bottleneck in overall system performance, as described by researchers for nearly three decades. Research has led to technological breakthroughs in interconnect design and structures which paralleled transistor scaling and enabled system growth. The Georgia Institute of Technology has been one of the institutions where interconnect and packaging research has been a focus. Georgia Tech is the home of the longest running, externally funded center of excellence in high-speed interconnect, namely the Interconnect Focus Center (IFC), one of six focus centers sponsored by the semiconductor industry and DARPA through the Semiconductor Research Corporation. The IFC undertakes pioneering research work in electrical, optical and carbon interconnects.

The design of chip-to-chip interconnect is an area which needs increased attention due to the challenges in off-chip bandwidth and energy consumption. High frequency signal losses and bandwidth requirements, as outlined by the projections in the International Technology Roadmap for Semiconductors, give a description of the simultaneous need to reduce interconnect dimension, increase the data rate, and lower the energy consumed. This set of goals present challenges for device fabrication and characterization, which require development of complex analytical models, time-intensive simulations and state-of-the-art measurements. However, there are few sources available in the literature that exclusively discuss chip-to-chip interconnect. To this end, I feel the present text offers valuable insights for readers interested in this area of research and development. The authors have put forward a unified analytical modeling approach specifically for the analysis of chip-to-chip planar interconnects. In my view, this is an important first step toward the analysis and optimization of complex interconnect layouts governed by material and performance constraints. The inclusion of measurement and simulation as a part of the text would provide a holistic understanding of the subject matter to the readers.

This book is the outcome of on-going research by the Georgia Tech authors and is supported by research funding, such as provided by the IFC. Researchers here and throughout the world will hopefully find this book instrumental in advancing product design and analysis. This book takes the reader from a simple introduction to this area of research to a complete understanding of the modeling and measurement techniques. I congratulate the authors for their efforts in bringing this book to fruition and for contributing to the IFC advances at Georgia Tech.

Atlanta

Paul A. Kohl Interconnect Focus Center 311 Ferst Dr. Atlanta, GA 30332 USA

### Preface

High-speed interconnects are essentially wires that form the media for transmission of analog and digital signals in electronic circuits and systems. Along with devices, these interconnects form a dense and complex fabric that is responsible for performance of integrated circuits, boards and packages. Signal integrity in high-speed interconnects is one of the most important design aspects for achieving high performance and throughput. For most of the early *IC* era, designers and practicing engineers focused on device improvement alone. While computational capability of devices is important, overall system performance will hit a plateau level if the performance of interconnects is not improved. With increased clock speeds and reduced aspect ratios, interconnects became the most crucial design bottleneck. This led to unprecedented thrust on the design and analysis of interconnects, both in the semiconductor industry as well in academia. Over the years it has become a major research theme in the *ITRS* predictions as well as several industrial and academic journals and conferences.

This book will provide a detailed analysis of issues related to high-speed interconnects from the perspective of modeling approaches and measurement techniques. In that we restrict ourselves to electrical chip-chip interconnects. Particular focus is laid on the unified approach (variational method combined with the transverse transmission line technique) to develop efficient compact models for planar interconnects. This book will give a qualitative summary of the various reported modeling techniques and approaches and will help researchers and graduate students with deeper insights into interconnect models in particular and interconnect in general. Time domain and frequency domain measurement techniques and simulation methodology are also explained in this book.

The book is organized into four chapters. Chapter 1 discusses the evolution of interconnects as a research theme from a historical perspective. From the simplistic lumped RC regime to more complex transmission line models, interconnect modeling has truly come of age. The importance of high-speed effects and its relevance to signal integrity is covered in this chapter. A brief historical outlook on interconnects starting from the early RC era is provided. Brief overviews of the technological evolution of interconnect technology and its influence on modeling

approaches is presented. However, for well-informed readers, having a glance at this introductory chapter should be sufficient. Chapter 2 explains the basics of compact model development for interconnects. We qualitatively summarize some of the most widely used analytical approaches toward analyzing transmission line interconnects. The chapter also presents the unified approach which is essentially a combination of variational analysis and transverse transmission line technique. The merit of this approach and its applicability is clearly explained to the readers. Application of the unified approach to develop compact physical models for highspeed interconnects is explained in Chap. 3. Models for parasitic extraction, computation of line impedance and time domain analysis of high-speed interconnects are explained. While the discussion is limited to a few useful interconnect structures it is felt that readers should be able to apply the technique to a wide variety of interconnect geometries. In Chap. 4, we discuss measurement techniques, wherein time domain and frequency domain measurement techniques are presented. Simulation methodology and numerical modeling approach for interconnects are also presented briefly.

This book will serve as a platform for the basic understanding of compact interconnect models using the unified approach. It also clearly explains measurement techniques and simulation methodologies for chip-chip interconnects to researchers and graduate students alike. As a note, this book is not a text book but will rather best fit as a reference book for students who are initiated to the area of interconnect modeling and measurements.

> Rohit Sharma Tapas Chakravarty