Edited By Salman Ahmad, Farhad Ilahi Bakhsh, and P. Sanjeevikumar

KBPW





# Multilevel Converters

#### Scrivener Publishing

100 Cummings Center, Suite 541J Beverly, MA 01915-6106

*Publishers at Scrivener* Martin Scrivener (martin@scrivenerpublishing.com) Phillip Carmical (pcarmical@scrivenerpublishing.com)

# **Multilevel Converters**

Edited by Salman Ahmad Farhad Ilahi Bakhsh and P. Sanjeevikumar





This edition first published 2024 by John Wiley & Sons, Inc., 111 River Street, Hoboken, NJ 07030, USA and Scrivener Publishing LLC, 100 Cummings Center, Suite 541J, Beverly, MA 01915, USA © 2024 Scrivener Publishing LLC

For more information about Scrivener publications please visit www.scrivenerpublishing.com.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, except as permitted by law. Advice on how to obtain permission to reuse material from this title is available at http://www.wiley.com/go/permissions.

#### Wiley Global Headquarters

111 River Street, Hoboken, NJ 07030, USA

For details of our global editorial offices, customer services, and more information about Wiley products visit us at www.wiley.com.

#### Limit of Liability/Disclaimer of Warranty

While the publisher and authors have used their best efforts in preparing this work, they make no representations or warranties with respect to the accuracy or completeness of the contents of this work and specifically disclaim all warranties, including without limitation any implied warranties of merchantability or fitness for a particular purpose. No warranty may be created or extended by sales representatives, written sales materials, or promotional statements for this work. The fact that an organization, website, or product is referred to in this work as a citation and/or potential source of further information does not mean that the publisher and authors endorse the information or services the organization, website, or product may provide or recommendations it may make. This work is sold with the understanding that the publisher is not engaged in rendering professional services. The advice and strategies contained herein may not be suitable for your situation. You should consult with a specialist where appropriate. Neither the publisher nor authors shall be liable for any loss of profit or any other commercial damages, including but not limited to special, incidental, consequential, or other damages. Further, readers should be aware that websites listed in this work may have changed or disappeared between when this work was written and when it is read.

#### Library of Congress Cataloging-in-Publication Data

ISBN 978-1-394-16632-9

Front cover images supplied by Pixabay.com Cover design by Russell Richardson

Set in size of 11pt and Minion Pro by Manila Typesetting Company, Makati, Philippines

Printed in the USA

10 9 8 7 6 5 4 3 2 1

# Contents

| Lis | st of (                                                               | Contrib  | outors                                         | xv |
|-----|-----------------------------------------------------------------------|----------|------------------------------------------------|----|
| Pro | eface                                                                 |          |                                                | XX |
| 1   | 1 Analysis of Dual Two-Level Converters for Multilevel<br>Performance |          |                                                |    |
|     | Sha                                                                   | ilesh Ki | umar Gupta and Omveer Singh                    |    |
|     | 1.1                                                                   | Introd   | luction                                        | 1  |
|     | 1.2                                                                   | Pros a   | and Cons of Multilevel Converters              | 3  |
|     | 1.3                                                                   | Appli    | cations of Multilevel Converters               | 5  |
|     | 1.4                                                                   | Advar    | ntages of Dual Two-Level Converters            | 6  |
|     |                                                                       |          | em Identification                              | 7  |
|     | 1.6                                                                   | Appli    | cations of Dual Two-Level Converters           | 8  |
|     | 1.7                                                                   | Multi    | level Performance of Dual 2-L 3-Phase Inverter |    |
|     |                                                                       | Using    | ANN-Based PWM                                  | 10 |
|     |                                                                       | 1.7.1    | Artificial Neural Network-Based PWM Approach   | 12 |
|     |                                                                       | 1.7.2    | Simulation Results                             | 15 |
|     | 1.8                                                                   | Concl    | usion                                          | 19 |
|     |                                                                       | Refere   | ences                                          | 20 |
| 2   | Mul                                                                   | tilevel  | Inverters: Classification, Approaches,         |    |
|     | and                                                                   | Its App  | plication in Photovoltaic System               | 27 |
|     | Akh                                                                   | laque A  | Ahmad Khan, Ahmad Faiz Minai, Qamar Alam       |    |
|     |                                                                       |          | d Ilahi Bakhsh                                 |    |
|     | 2.1                                                                   | Introd   | luction                                        | 28 |
|     | 2.2                                                                   | Multi    | level Inverters (MLIs)                         | 30 |
|     |                                                                       | 2.2.1    | Diode-Clamped/Neutral Point-Clamped Multilevel |    |
|     |                                                                       |          | Inverter (DCMLI/NPCMLI)                        | 31 |
|     |                                                                       | 2.2.2    | Flying Capacitor/Capacitor-Clamped Multilevel  |    |
|     |                                                                       |          | Inverter (FC/CCMLI)                            | 32 |
|     |                                                                       | 2.2.3    | Cascaded H-Bridge Multilevel Inverter (CHBMLI) | 32 |
|     |                                                                       |          | Evolution of MLIs                              | 34 |

| vi | Contents |
|----|----------|
|    |          |

|   | 2.3 | Topolog                                                                                                                                         | ies for Multilevel Inverters With Reduced Switches                                                                                                                                                                                                                                                                                                                                                                        | 36                                                             |
|---|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
|   |     | 2.3.1 S                                                                                                                                         | ymmetrical H-Bridge MLI                                                                                                                                                                                                                                                                                                                                                                                                   | 36                                                             |
|   |     | 2.3.2 A                                                                                                                                         | Asymmetrical H-Bridge MLI                                                                                                                                                                                                                                                                                                                                                                                                 | 37                                                             |
|   |     | 2.3.3 R                                                                                                                                         | Reduced Switch-Modified MLI                                                                                                                                                                                                                                                                                                                                                                                               | 38                                                             |
|   | 2.4 | MATLA                                                                                                                                           | B/Simulink MLI Configurations                                                                                                                                                                                                                                                                                                                                                                                             | 39                                                             |
|   |     |                                                                                                                                                 | imulation of a NPC Five-Level SPWM Inverter                                                                                                                                                                                                                                                                                                                                                                               |                                                                |
|   |     | a                                                                                                                                               | nd Its Output Waveform                                                                                                                                                                                                                                                                                                                                                                                                    | 39                                                             |
|   |     | 2.4.2 S                                                                                                                                         | imulation of a FC Five-Level SPWM Inverter                                                                                                                                                                                                                                                                                                                                                                                |                                                                |
|   |     | a                                                                                                                                               | nd Its Output Waveform                                                                                                                                                                                                                                                                                                                                                                                                    | 40                                                             |
|   |     | 2.4.3 S                                                                                                                                         | imulation of a CHB Five-Level SPWM Inverter                                                                                                                                                                                                                                                                                                                                                                               |                                                                |
|   |     | a                                                                                                                                               | nd Its Output Waveform                                                                                                                                                                                                                                                                                                                                                                                                    | 41                                                             |
|   |     | 2.4.4 E                                                                                                                                         | Evolution of THD for Numerous Inverters                                                                                                                                                                                                                                                                                                                                                                                   | 41                                                             |
|   | 2.5 | Applicat                                                                                                                                        | tions of MLIs in SPV Systems                                                                                                                                                                                                                                                                                                                                                                                              | 41                                                             |
|   |     | 2.5.1 N                                                                                                                                         | ALIs for On-Grid PV Systems                                                                                                                                                                                                                                                                                                                                                                                               | 43                                                             |
|   |     | 2.5.2 C                                                                                                                                         | Common-Mode and Leakage Current Reduction                                                                                                                                                                                                                                                                                                                                                                                 |                                                                |
|   |     | 0                                                                                                                                               | f Transformerless MLI for SPV Systems                                                                                                                                                                                                                                                                                                                                                                                     | 44                                                             |
|   | 2.6 | Conclus                                                                                                                                         | sion                                                                                                                                                                                                                                                                                                                                                                                                                      | 45                                                             |
|   |     | Referen                                                                                                                                         | ces                                                                                                                                                                                                                                                                                                                                                                                                                       | 45                                                             |
| 3 | Mu  | tilevel In                                                                                                                                      | verter Topologies, Modulation, and Applications                                                                                                                                                                                                                                                                                                                                                                           |                                                                |
|   |     | lotor Dri                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                           | 51                                                             |
|   | Zah | oor Ahma                                                                                                                                        | ad Ganie, Abdul Hamid Bhat and Salman Ahmad                                                                                                                                                                                                                                                                                                                                                                               |                                                                |
|   | 3.1 | Introdu                                                                                                                                         | ction                                                                                                                                                                                                                                                                                                                                                                                                                     | 51                                                             |
|   | 3.2 | Convent                                                                                                                                         | tional Multilevel Inverter Topologies                                                                                                                                                                                                                                                                                                                                                                                     | 53                                                             |
|   |     |                                                                                                                                                 | Neutral Point-Clamped (NPC) Inverter Topology                                                                                                                                                                                                                                                                                                                                                                             | 54                                                             |
|   |     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                |
|   |     | 3.2.2 F                                                                                                                                         | lying Capacitor (FC) MLI Topology                                                                                                                                                                                                                                                                                                                                                                                         | 54                                                             |
|   |     |                                                                                                                                                 | lying Capacitor (FC) MLI Topology<br>Cascaded H-Bridge (CHB) MLI Topology                                                                                                                                                                                                                                                                                                                                                 | 54<br>55                                                       |
|   |     | 3.2.3 C                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                |
|   | 3.3 | 3.2.3 C<br>3.2.4 A                                                                                                                              | Cascaded H-Bridge (CHB) MLI Topology                                                                                                                                                                                                                                                                                                                                                                                      | 55                                                             |
|   | 3.3 | 3.2.3 C<br>3.2.4 A<br>New Ad                                                                                                                    | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology                                                                                                                                                                                                                                                                                                                                  | 55<br>56                                                       |
|   | 3.3 | 3.2.3 C<br>3.2.4 A<br>New Ad<br>3.3.1 N                                                                                                         | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies                                                                                                                                                                                                                                                                                                          | 55<br>56<br>57                                                 |
|   | 3.3 | 3.2.3 C<br>3.2.4 A<br>New Ad<br>3.3.1 N<br>3.3.2 P                                                                                              | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies<br>Modular Multilevel Inverter (MMI) Topology                                                                                                                                                                                                                                                            | 55<br>56<br>57<br>57                                           |
|   | 3.3 | 3.2.3 C<br>3.2.4 A<br>New Ad<br>3.3.1 M<br>3.3.2 P<br>3.3.3 T                                                                                   | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies<br>Modular Multilevel Inverter (MMI) Topology<br>Packed U-Cell (PUC) MLI Topology                                                                                                                                                                                                                        | 55<br>56<br>57<br>57<br>58                                     |
|   | 3.3 | 3.2.3 C<br>3.2.4 A<br>New Ad<br>3.3.1 M<br>3.3.2 P<br>3.3.3 T<br>3.3.4 M                                                                        | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies<br>Aodular Multilevel Inverter (MMI) Topology<br>Packed U-Cell (PUC) MLI Topology<br>7-Type MLI                                                                                                                                                                                                          | 55<br>56<br>57<br>57<br>58<br>58                               |
|   | 3.3 | 3.2.3 C   3.2.4 A   New Add A   3.3.1 M   3.3.2 P   3.3.3 T   3.3.4 M   3.3.5 S                                                                 | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies<br>Aodular Multilevel Inverter (MMI) Topology<br>Packed U-Cell (PUC) MLI Topology<br>7-Type MLI<br>Aultilevel DC Link Inverter (MLDCL)                                                                                                                                                                   | 55<br>56<br>57<br>57<br>58<br>58<br>58<br>59                   |
|   | 3.3 | 3.2.3 C<br>3.2.4 A<br>New Ad<br>3.3.1 M<br>3.3.2 P<br>3.3.3 T<br>3.3.4 M<br>3.3.5 S<br>3.3.6 S                                                  | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies<br>Aodular Multilevel Inverter (MMI) Topology<br>Packed U-Cell (PUC) MLI Topology<br>C-Type MLI<br>Aultilevel DC Link Inverter (MLDCL)<br>witched Series/Parallel Sources (SSPS)-Based MLI                                                                                                               | 55<br>56<br>57<br>57<br>58<br>58<br>58<br>59                   |
|   | 3.3 | 3.2.3 C<br>3.2.4 A<br>New Ad<br>3.3.1 M<br>3.3.2 P<br>3.3.3 T<br>3.3.4 M<br>3.3.5 S<br>3.3.6 S<br>M                                             | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies<br>Modular Multilevel Inverter (MMI) Topology<br>Packed U-Cell (PUC) MLI Topology<br>7-Type MLI<br>Multilevel DC Link Inverter (MLDCL)<br>witched Series/Parallel Sources (SSPS)-Based MLI<br>eries-Connected Switched Sources (SCSS)-Based                                                              | 55<br>56<br>57<br>57<br>58<br>58<br>59<br>59                   |
|   | 3.3 | 3.2.3 C<br>3.2.4 A<br>New Ad<br>3.3.1 M<br>3.3.2 P<br>3.3.3 T<br>3.3.4 M<br>3.3.5 S<br>3.3.6 S<br>M<br>3.3.7 R                                  | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies<br>Aodular Multilevel Inverter (MMI) Topology<br>Packed U-Cell (PUC) MLI Topology<br>C-Type MLI<br>Aultilevel DC Link Inverter (MLDCL)<br>witched Series/Parallel Sources (SSPS)-Based MLI<br>eries-Connected Switched Sources (SCSS)-Based<br>ALI                                                       | 55<br>56<br>57<br>57<br>58<br>58<br>59<br>59<br>59             |
|   | 3.3 | 3.2.3 C<br>3.2.4 A<br>New Ad<br>3.3.1 M<br>3.3.2 P<br>3.3.3 T<br>3.3.4 M<br>3.3.5 S<br>3.3.6 S<br>3.3.6 S<br>M<br>3.3.7 R<br>3.3.8 E            | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies<br>Aodular Multilevel Inverter (MMI) Topology<br>Packed U-Cell (PUC) MLI Topology<br>C-Type MLI<br>Aultilevel DC Link Inverter (MLDCL)<br>witched Series/Parallel Sources (SSPS)-Based MLI<br>eries-Connected Switched Sources (SCSS)-Based<br>ALI<br>Reversing Voltage (RV) Topology                    | 55<br>56<br>57<br>57<br>58<br>58<br>59<br>59<br>59<br>59       |
|   |     | 3.2.3 C<br>3.2.4 A<br>New Ad<br>3.3.1 M<br>3.3.2 P<br>3.3.3 T<br>3.3.4 M<br>3.3.5 S<br>3.3.6 S<br>M<br>3.3.7 R<br>3.3.7 R<br>3.3.8 E<br>Pulse W | Cascaded H-Bridge (CHB) MLI Topology<br>Active Neutral Point-Clamped (ANPC) MLI Topology<br>Ivent MLI Topologies<br>Modular Multilevel Inverter (MMI) Topology<br>Packed U-Cell (PUC) MLI Topology<br>C-Type MLI<br>Multilevel DC Link Inverter (MLDCL)<br>witched Series/Parallel Sources (SSPS)-Based MLI<br>eries-Connected Switched Sources (SCSS)-Based<br>MLI<br>Reversing Voltage (RV) Topology<br>C-Type Topology | 55<br>56<br>57<br>57<br>58<br>58<br>59<br>59<br>59<br>60<br>60 |

|   |     | 3.4.1.2 Level-Shifted PWM                                | 63  |
|---|-----|----------------------------------------------------------|-----|
|   |     | 3.4.2 Space Vector PWM                                   | 63  |
|   | 3.5 | Selective Harmonic Elimination Technique                 | 65  |
|   | 3.6 | Results and Discussion                                   | 67  |
|   | 3.7 | Conclusion                                               | 71  |
|   |     | References                                               | 72  |
| 4 | Mul | tilevel Inverter Operation With Reduced Capacitor Inrush |     |
|   | Cur | rents for Solar Photo-Voltaic Applications               | 75  |
|   | Mol | hammad Ali, Muhammad Khalid and Mohammad Ali Abido       |     |
|   | 4.1 | Introduction                                             | 76  |
|   | 4.2 | Operation of 11-Level T-Type MLIs                        | 78  |
|   |     | 4.2.1 The S <sup>3</sup> CM Topology                     | 78  |
|   |     | 4.2.2 CSCMLI Topology                                    | 79  |
|   |     | 4.2.3 The UXE Topology                                   | 79  |
|   |     | 4.2.4 The C <sup>3</sup> -SCMLI Topology                 | 80  |
|   |     | 4.2.4.1 $0.25V_{dc}$                                     | 81  |
|   |     | 4.2.4.2 $0.5V_{dc}^{ac}$                                 | 81  |
|   |     | 4.2.4.3  0.75V                                           | 81  |
|   |     | 4.2.4.4 $V_{dc}$                                         | 81  |
|   |     | 4.2.4.5 $1.25V_{dc}$                                     | 83  |
|   | 4.3 | Voltage Balance Algorithm of the Switched Capacitors     | 83  |
|   |     | 4.3.1 Modulation Strategy                                | 83  |
|   |     | 4.3.2 Voltage Balancing Algorithm                        | 84  |
|   | 4.4 | 1                                                        | 84  |
|   | 4.5 | Components Analysis Under Steady State                   | 86  |
|   |     | 4.5.1 Analysis of the Circuit                            | 86  |
|   | 4.6 | HIL Results                                              | 89  |
|   | 4.7 | 1                                                        | 92  |
|   | 4.8 | Conclusion                                               | 94  |
|   |     | References                                               | 95  |
| 5 | -   | gle Inverter Switched SVPWM Scheme for Four-Level        |     |
|   | -   | en-End Winding Induction Motor Drive                     | 99  |
|   |     | esh Lakhimsetty, Hareesh Myneni                          |     |
|   |     | Obbu Chandra Sekhar                                      |     |
|   |     | Introduction                                             | 100 |
|   |     | Proposed Biasing SVPWM Scheme                            | 105 |
|   | 5.3 | 1                                                        | 109 |
|   | 5.4 | Conclusion                                               | 114 |
|   |     | References                                               | 115 |

| 6 |        | d-Oriented Control (FOC) of Motor Drives                                                       |      |
|---|--------|------------------------------------------------------------------------------------------------|------|
|   | Wit    | h Multilevel Converter                                                                         | 117  |
|   |        | f Iqbal and S. P. Singh                                                                        |      |
|   | 6.1    | Introduction                                                                                   | 117  |
|   | 6.2    | Mathematical Modeling                                                                          | 119  |
|   |        | 6.2.1 Induction Motor                                                                          | 119  |
|   |        | 6.2.2 Indirect Field-Oriented Control                                                          | 120  |
|   | 6.3    | Simulation Results                                                                             | 122  |
|   | 6.4    | Conclusions                                                                                    | 124  |
|   |        | References                                                                                     | 125  |
| 7 | A R    | eview on Self-Balanced Switched-Capacitor Multilevel                                           |      |
|   | Cor    | verter                                                                                         | 127  |
|   |        | ananjay Kumar, Kasinath Jena, Jitendra Kumar Tandekar,<br>aj Kumar Dewangan and Vishal Rathore |      |
|   |        | Introduction                                                                                   | 128  |
|   | 7.2    | Literature Review                                                                              | 130  |
|   | 7.3    | Description of Five-Level SCMLI                                                                | 134  |
|   |        | 7.3.1 Operational Analysis                                                                     | 135  |
|   |        | 7.3.2 Self-Balancing Mechanisms of Capacitor                                                   |      |
|   |        | and Capacitance Calculation                                                                    | 136  |
|   | 7.4    | Results                                                                                        | 139  |
|   |        | 7.4.1 Simulation Results                                                                       | 139  |
|   |        | 7.4.2 Findings From the Experiments                                                            | 139  |
|   | 7.5    | Conclusion                                                                                     | 141  |
|   |        | References                                                                                     | 142  |
| 8 |        | Level Switched-Capacitor Multilevel Converter with High                                        | 1.47 |
|   |        | n for Grid Connected Solar Photovoltaic Applications                                           | 147  |
|   |        | san Iqbal, Mohammad Tayyab, Haroon Rehman,<br>l Sarwar and Md Reyaz Hussan                     |      |
|   | 1 1000 | Nomenclature                                                                                   | 148  |
|   | 8.1    | Introduction                                                                                   | 148  |
|   |        | Switched-Capacitor Multilevel Inverters                                                        | 151  |
|   | 8.3    | Switched Capacitor MLI Operation                                                               | 152  |
|   |        | 8.3.1 Modulation Scheme                                                                        | 154  |
|   |        | 8.3.2 Comparative Assessment                                                                   | 155  |
|   | 8.4    | Grid-Connected Operation of SCMLIs                                                             | 156  |
|   | 8.5    | Results and Discussion                                                                         | 157  |
|   |        | 8.5.1 Simulation Results                                                                       | 157  |
|   |        | 8.5.2 Real-Time Results                                                                        | 158  |

|    | 8.6                                                   | Summary                                              | 160 |  |  |
|----|-------------------------------------------------------|------------------------------------------------------|-----|--|--|
|    |                                                       | References                                           | 160 |  |  |
| 9  | Multilevel Inverter for Renewable Energy Source-Based |                                                      |     |  |  |
|    |                                                       | d Integration                                        | 165 |  |  |
|    | Akh                                                   | laque Ahmad Khan, Ahmad Faiz Minai,                  |     |  |  |
|    | Mol                                                   | nammed Aslam Husain and Mohammad Naseem              |     |  |  |
|    | 9.1                                                   | Introduction                                         | 166 |  |  |
|    | 9.2                                                   | Multilevel Inverters (MLI)                           | 167 |  |  |
|    |                                                       | 9.2.1 Cascaded H-Bridges MLI (CHBMLI)                | 168 |  |  |
|    |                                                       | 9.2.2 Flying Capacitor MLI (FCMLI)                   | 169 |  |  |
|    |                                                       | 9.2.3 Diode-Clamped MLI (DC-MLI/NPC-MLI)             | 170 |  |  |
|    |                                                       | 9.2.4 Evaluation of the DC-MLI, FC-MLI,              |     |  |  |
|    |                                                       | and CHB-MLI Configuration                            | 171 |  |  |
|    | 9.3                                                   | Solar Photovoltaic Systems (SPVs)                    | 171 |  |  |
|    | 9.4                                                   | Applications of MLIs in RES                          | 174 |  |  |
|    |                                                       | 9.4.1 MLIs in Solar Power Systems                    | 174 |  |  |
|    |                                                       | 9.4.2 MLIs for On-Grid SPV Systems                   | 175 |  |  |
|    | 9.5                                                   | Challenges and Future Work                           | 177 |  |  |
|    | 9.6                                                   | Conclusion                                           | 178 |  |  |
|    |                                                       | References                                           | 178 |  |  |
| 10 | Мос                                                   | leling and Analysis of Bidirectional Electric-Drive- |     |  |  |
|    | Rec                                                   | onstructed On-Board Converter for Plug-In            |     |  |  |
|    | Elec                                                  | ctric Vehicles                                       | 185 |  |  |
|    |                                                       | an Fayaz Bhat, Zahid Ahmad Tantry, Md Ibrahim        |     |  |  |
|    |                                                       | Farhad Ilahi Bakhsh                                  |     |  |  |
|    |                                                       | Introduction                                         | 186 |  |  |
|    | 10.2                                                  | 1                                                    |     |  |  |
|    |                                                       | Topology                                             | 187 |  |  |
|    |                                                       | 10.2.1 Circuit Diagram                               | 187 |  |  |
|    |                                                       | 10.2.2 Charging Mode                                 | 188 |  |  |
|    |                                                       | 10.2.2.1 States I–IV                                 | 188 |  |  |
|    |                                                       | 10.2.2.2 States V–VIII                               | 190 |  |  |
|    |                                                       | 10.2.3 Driving Modes                                 | 192 |  |  |
|    | 10.3                                                  |                                                      | 193 |  |  |
|    |                                                       | 10.3.1 Open Loop Simulation in Charging Mode         | 193 |  |  |
|    |                                                       | 10.3.2 Closed Loop Simulation in Charging Mode       | 195 |  |  |
|    | 10.4                                                  |                                                      | 198 |  |  |
|    | 10.5                                                  |                                                      | 200 |  |  |
|    |                                                       | References                                           | 201 |  |  |

**x** Contents

| 11 | Pack  | ed U-Ce             | ll Multilev | vel Inverter and Applications in Solar |     |  |
|----|-------|---------------------|-------------|----------------------------------------|-----|--|
|    | Phot  | Photovoltaic System |             |                                        |     |  |
|    | Salm  | an Ahm              | ad, Tajam   | al Hayat Parray                        |     |  |
|    | and l | Farhad I            | lahi Bakh   | sh                                     |     |  |
|    | 11.1  | Introduction        |             |                                        |     |  |
|    |       | 11.1.1              | Inverter    |                                        | 205 |  |
|    |       |                     | 11.1.1.1    | Evolution of Multilevel Inverter (MLI) |     |  |
|    |       |                     |             | Configurations                         | 205 |  |
|    |       |                     | 11.1.1.2    | Two-Level Inverter                     | 206 |  |
|    |       |                     | 11.1.1.3    | Need for Higher Level for Producing    |     |  |
|    |       |                     |             | Output Voltage                         | 206 |  |
|    |       | 11.1.2              | Multileve   | el Inverters                           | 208 |  |
|    |       | 11.1.3              | Cascadeo    | d H-Bridge                             | 209 |  |
|    |       | 11.1.4              | Flying Ca   | apacitor Multilevel Inverter           | 211 |  |
|    |       |                     | 11.1.4.1    | Advantages                             | 211 |  |
|    |       |                     | 11.1.4.2    | Disadvantages                          | 211 |  |
|    | 11.2  |                     | l U-Cell In |                                        | 212 |  |
|    | 11.3  | Compa               | arison of N | 1LI Topologies                         | 214 |  |
|    |       | 11.3.1              | Operatio    | n of Packed U-Cell Inverter            | 215 |  |
|    |       | 11.3.2              | State 1     |                                        | 218 |  |
|    |       | 11.3.3              | State 2     |                                        | 218 |  |
|    |       |                     | State 3     |                                        | 218 |  |
|    |       | 11.3.5              | State 4     |                                        | 218 |  |
|    |       | 11.3.6              | State 5     |                                        | 218 |  |
|    |       | 11.3.7              | State 6     |                                        | 219 |  |
|    |       | 11.3.8              | State 7     |                                        | 219 |  |
|    |       | 11.3.9              | State 8     |                                        | 219 |  |
|    | 11.4  | Output              | t Equation  |                                        | 219 |  |
|    |       | 11.4.1              |             | g Techniques Used in PUC5              | 222 |  |
|    |       |                     |             | Pulse Width Modulation                 | 222 |  |
|    | 11.5  | Simula              | tion Mode   | 1                                      | 223 |  |
|    | 11.6  |                     |             | pment and Results                      | 226 |  |
|    | 11.7  | Conclu              |             |                                        | 227 |  |
|    |       | Referei             | nces        |                                        | 228 |  |

| 12 | Unifi  | ed Power Quality Conditioner (UPQC) Based                       |     |
|----|--------|-----------------------------------------------------------------|-----|
|    | on M   | ultilevel Configurations                                        | 233 |
|    | Javee  | d Bashir, Salman Ahmad and Ahmed Sharique Anees                 |     |
|    | 12.1   | Introduction                                                    | 233 |
|    | 12.2   | Basic Principle of Operation                                    | 235 |
|    | 12.3   | Traditional Control Strategies                                  | 236 |
|    | 12.4   | UPQC's P and Q Independent Control                              | 243 |
|    | 12.5   | Multilevel Converter-Based UPQC                                 | 246 |
|    | 12.6   | Conclusion                                                      | 249 |
|    |        | References                                                      | 250 |
| 13 | Effici | ency Evaluation and Harmonic Investigation of a                 |     |
|    | High   | -Efficiency FrSPWM-Controlled Infinite-Level Inverter           | 253 |
|    | Aishı  | varya V.                                                        |     |
|    |        | Nomenclature                                                    | 254 |
|    | 13.1   | Introduction                                                    | 255 |
|    | 13.2   | Three-Phase Infinite-Level Inverter (TILI)                      | 258 |
|    |        | 13.2.1 Mathematical Modeling of TILI                            | 260 |
|    |        | 13.2.2 Hardware Setup                                           | 261 |
|    | 13.3   | /                                                               | 263 |
|    |        | Simulation Results                                              | 269 |
|    | 13.5   | Hardware Development and Results                                | 271 |
|    |        | 13.5.1 Experimental Setup                                       | 271 |
|    |        | 13.5.2 FPGA-Based PWM Signal Generation                         | 273 |
|    |        | 13.5.3 Experimental Outcomes and Verification                   | 273 |
|    | 13.6   | Results and Inference                                           | 274 |
|    | 13.7   | Conclusion                                                      | 276 |
|    |        | References                                                      | 277 |
| 14 |        | eling and Analysis of Direct Torque Control Space-Vector        |     |
|    |        | ulation of DFIG                                                 | 281 |
|    |        | al Rathore and Dhananjay Kumar                                  |     |
|    | 14.1   | Introduction                                                    | 281 |
|    | 14.2   | Modeling of DFIG                                                | 283 |
|    |        | 14.2.1 DFIG Analysis in Steady State                            | 283 |
|    |        | 14.2.2 DFIG $\alpha$ - $\beta$ Reference Frame Dynamic Modeling | 285 |
|    |        | 14.2.3 DFIG q–d Reference Frame Dynamic Modeling                | 286 |
|    | 14.3   | DTC Using SVPWM                                                 | 289 |
|    | 14.4   | · · · · · · · · · · · · · · · · · · ·                           | 290 |
|    | 14.5   | Conclusion                                                      | 294 |
|    |        | References                                                      | 294 |

| AII CONTENTS | xii | Contents |
|--------------|-----|----------|
|--------------|-----|----------|

| 15 | Obse                                           | rver-Ba   | sed Sliding Mode Control of Static            |     |  |  |
|----|------------------------------------------------|-----------|-----------------------------------------------|-----|--|--|
|    | Var Compensator: A Voltage Control Application |           |                                               |     |  |  |
|    | in a Hybrid Power System                       |           |                                               | 297 |  |  |
|    | Zahid Afzal Thoker and Shameem Ahmad Lone      |           |                                               |     |  |  |
|    | 15.1                                           | -         |                                               | 298 |  |  |
|    | 15.2                                           | Mather    | matical Modeling of the System                | 299 |  |  |
|    |                                                | 15.2.1    | Modeling of Synchronous Generator             |     |  |  |
|    |                                                |           | and Excitation System                         | 301 |  |  |
|    |                                                | 15.2.2    | Modeling of Induction Generator               | 302 |  |  |
|    |                                                | 15.2.3    | Modeling of Static Var Compensator            | 302 |  |  |
|    | 15.3                                           | Sliding   | Mode Control Strategy for SVC                 | 303 |  |  |
|    |                                                | 15.3.1    | Sliding Mode Observer Design                  | 304 |  |  |
|    |                                                | 15.3.2    | Sliding Mode Controller Design                | 305 |  |  |
|    |                                                |           | 15.3.2.1 Sliding Surface Design               | 306 |  |  |
|    |                                                |           | 15.3.2.2 SM Control Law Design                | 307 |  |  |
|    | 15.4                                           | Simula    | tion Results                                  | 308 |  |  |
|    |                                                | 15.4.1    | Case I: Step Disturbance in Load              | 311 |  |  |
|    |                                                | 15.4.2    | Case II: Operation Under Varying Wind Power   | 311 |  |  |
|    | 15.5                                           | Conclu    |                                               | 312 |  |  |
|    |                                                | Referen   | nces                                          | 313 |  |  |
| 16 | A Rev                                          | view of 1 | Modular Multilevel Converters and             |     |  |  |
|    | Its Ap                                         | plicatio  | ons                                           | 317 |  |  |
|    | Dhan                                           | anjay K   | umar, Kasinath Jena, Jitendra Kumar Tandekar, |     |  |  |
|    | Niraj                                          | Kumar     | Dewangan and Vishal Rathore                   |     |  |  |
|    | 16.1                                           | Introdu   | action                                        | 318 |  |  |
|    |                                                | 16.1.1    | Types of Faults in MMC                        | 320 |  |  |
|    |                                                |           | 16.1.1.1 Switch Open Circuit Faults           | 321 |  |  |
|    |                                                |           | 16.1.1.2 Switch Short Circuit Fault           | 321 |  |  |
|    |                                                |           | 16.1.1.3 DC Bus Short Circuit Fault           | 322 |  |  |
|    |                                                |           | 16.1.1.4 Single Line to Ground (SLG) Faults   | 322 |  |  |
|    | 16.2                                           | Literatu  | ure Review                                    | 322 |  |  |
|    |                                                | 16.2.1    | 1 0                                           | 323 |  |  |
|    |                                                | 16.2.2    | 1 0 0                                         | 323 |  |  |
|    |                                                | 16.2.3    | 1 0 /                                         | 323 |  |  |
|    |                                                | 16.2.4    |                                               | 324 |  |  |
|    |                                                | 16.2.5    |                                               | 324 |  |  |
|    |                                                | 16.2.6    | Redundancy-Based Methods                      | 324 |  |  |
|    |                                                | 16.2.7    | Hot Reserve Mode                              | 325 |  |  |

|    |        | 16.2.8    | Cold Reserve Mode                              | 325 |
|----|--------|-----------|------------------------------------------------|-----|
|    |        | 16.2.9    | Novel Topology Methods                         | 325 |
|    | 16.3   | Mather    | matical Modeling                               | 326 |
|    | 16.4   | Simula    | tion Results                                   | 327 |
|    |        | 16.4.1    | $1-\Phi$ 5L -MMC With PS-PWM                   | 327 |
|    |        | 16.4.2    | 1-Φ5L-MMC With POD-PWM                         | 328 |
|    |        | 16.4.3    | 5L-MMC With APOD-PWM                           | 329 |
|    |        | 16.4.4    | 1- $\Phi$ 5L-MMC With Nearest Level Modulation | 329 |
|    |        | 16.4.5    | Three-Phase 9L-MMC With PS-PWM                 | 331 |
|    |        | 16.4.6    | Three-Phase 9L-MMC With PD-PWM                 | 331 |
|    | 16.5   | Perform   | nance Analysis                                 | 333 |
|    | 16.6   | Conclu    | ision                                          | 333 |
|    |        | Referei   | nces                                           | 334 |
| 17 | Appli  | ication o | of CHB-MLI as a Three-Phase Star-Connected     |     |
|    |        |           | hunt Active Power Filter                       | 339 |
|    | Jitena | łra Kum   | ar Tandekar, Amit Ojha and Shailendra Jain     |     |
|    | 17.1   | Introdu   | •                                              | 340 |
|    | 17.2   | Operat    | ing Principle of the CHB-MLI-Based SAPF        | 341 |
|    | 17.3   | -         | ing of CHB-MLI-Based Shunt Active Power Filter | 344 |
|    |        | 17.3.1    | •                                              |     |
|    |        |           | Average Power Method                           | 345 |
|    |        | 17.3.2    | Reference Current Generation Using             |     |
|    |        |           | Instantaneous Power Theory                     | 348 |
|    | 17.4   | Nine-L    | evel CHB-MLI-Based Shunt Active Power Filter   | 350 |
|    |        | 17.4.1    | Implementation of Modified Multicarrier SPWM   |     |
|    |        |           | for Nine-Level CHB-MLI-Based SAPF              | 352 |
|    |        | 17.4.2    | Simulation of Nine-Level CHB-MLI-Based SAPF    | 355 |
|    | 17.5   | Conclu    | ision                                          | 358 |
|    |        | Referen   | nces                                           | 358 |
| In | dex    |           |                                                | 361 |

## **List of Contributors**

**Suresh Lakhimsetty**, Department of Electrical Engineering, Sardar Vallabhbhai National Institute of Technology Surat, Surat, India. Email: suresh@eed.svnit.ac.in

Hareesh Myneni, Department of Electrical Engineering, National Institute of Technology Srinagar, Srinagar, India. Email: hari247.sol@gmail.com

**Obbu Chandra Sekhar**, Department of Electrical Engineering, National Institute of Technology Delhi, New Delhi, India. Email: obbuchandra@ nitsri.net

**Hasan Iqbal**, Department of Electrical Engineering, Aligarh Muslim University, Aligarh, UP, India and Department of Electrical and Computer Engineering, Florida International University, Miami, FL, USA. Email:hiqba003@fiu.edu

**Mohammad Tayyab**, Department of Electrical Engineering, Aligarh Muslim University, Aligarh, UP, India and Electrical and Computer Engineering Department, Texas A & M University at Qatar, Doha, Qatar. Email: mtayyab1@myamu.ac.in

**Arif Iqbal**, Department of Electrical Engineering Rajkiya Engineering College, Ambedkar Nagar (U.P.), India. E-mail: arif.iqbal.in@gmail.com

**S. P. Singh**, Indian Institute of Technology Roorkee, India. Email: spseefee@ iitr.ac.in

**Mohammad Ali,** K.A. CARE Energy Research & Innovation Center, King Fahd University of Petroleum and Minerals, Dhahran, Saudi Arabia, Email: mohammad.ali@kfupm.edu.sa

#### xvi List of Contributors

**Muhammad Khalid,** Interdisciplinary Research Center for Renewable Energy & Power Systems, King Fahd University of Petroleum and Minerals, Dhahran, 31261, Saudi Arabia and Electrical Engineering Department, King Fahd University of Petroleum and Minerals, Dhahran, Saudi Arabia. Email: mkhalid@kfupm.edu.sa

**Dhananjay Kumar**, Dept. of Electrical Engineering, Government Engineering College, Siwan, Bihar, India. Email: dhananjayk00@gmail.com

Shailesh Kumar Gupta, Department of Electrical & Electronics Engineering, IIMT Engineering College, Meerut (U.P.), India. Email: geniousshailesh@gmail.com

**Omveer Singh**, Department of Electrical Engineering, Gautam Buddha University, Greater Noida (U.P.), India. Email: omveers@gmail.com

Akhlaque Ahmad Khan, Department of Electrical Engineering, Integral University, Lucknow, UP, India. Email: akhlaque@iul.ac.in

Ahmad Faiz Minai, Department of Electrical Engineering, Integral University, Lucknow, UP, India. Email: fzminai@gmail.com

**Qamar Alam**, Department of Electrical Engineering, Integral University, Lucknow, UP, India. Email: qamar@iul.ac.in

**Farhad Ilahi Bakhsh**, National Institute of Technology, Srinagar, India. Email: farhad@nitsri.ac.in

**Kasinath Jena**, Dept. of Electrical and Electronic Engineering, Arka Jain University, Jamshedpur, India. Email: kasi.jena@gmail.com

**Jitendra Kumar Tandekar**, Dept. of Electrical Engineering, Samrat Ashok Technological Institute Vidisha, India. Email: jitendra.tandekar@gmail.com

**Niraj Kumar Dewangan**, Department of Mechatronics Manipal Institute of Technology, Manipal Academy of Higher Education, Manipal, Karnataka, India. Email: nirajdewangan11@gmail.com **Vishal Rathore**, Department of Electrical and Electronics Engineering, Bhopal Institute of Technology and Science, Bhopal, India. Email: vishalrathore01@gmail.com

Haroon Rehman, Department of Electrical Engineering, Aligarh Muslim University, Aligarh, UP, India. Email: hiqba003@fiu.edu

Adil Sarwar, Department of Electrical Engineering, Aligarh Muslim University, Aligarh, UP, India. Email: hiqba003@fiu.edu

**Md Reyaz Hussan**, Department of Electrical Engineering, Aligarh Muslim University, Aligarh, UP, India. Email: hiqba003@fiu.edu

Akhlaque Ahmad Khan, Department of Electrical Engineering, Integral University, Lucknow, UP, India. Email: akhlaque@iul.ac.in,

Ahmad Faiz Minai, Department of Electrical Engineering, Integral University, Lucknow, UP, India. Email: fzminai@gmail.com

**Mohammed Aslam Husain**, Department of Electrical Engineering, REC, Ambedkar Nagar, UP, India. Email: mahusain87@gmail.com

**Mohammad Naseem**, Department of Electrical Engineering, Integral University, Lucknow, UP, India. Email: mnansar@gmail.com

Aishwarya V., Department of Electrical & Electronics Engineering, APJ Abdul Kalam Technological University, Trivandrum, India. Email: aishwarya@tistcochin.edu.in

Zahid Afzal Thoker, Department of Electrical Engineering, National Institute of Technology, Srinagar, India. Email: thokerzahid\_10phd17@ nitsri.ac.in

**Shameem Ahmad Lone**, Department of Electrical Engineering, National Institute of Technology, Srinagar, India. Email: sadial\_14@yahoo.com

**Amit Ojha**, Dept. Electrical Engineering, Maulana Azad National Institute of Technology, Bhopal (M.P.), India. Email: ojha.amit@gmail.com

Shailendra Jain, Dept. Electrical Engineering, Maulana Azad National Institute of Technology, Bhopal (M.P.), India. Email: sjain68@gmail.com

### xviii List of Contributors

Zahoor Ahmad Ganie, Department of Electrical Engineering, Islamic University of Science and Technology, Kashmir, India. Email: zahoor.rifi@gmail.com

**Abdul Hamid Bhat**, Department of Electrical Engineering, National Institute of Technology Srinagar, India. Email: bhatdee@nitsri.net

Salman Ahmad, Department of Electrical Engineering, Islamic University of Science and Technology, Kashmir, India. Email: salmanahmad19@gmail.com

**Javeed Bashir**, Department of Electrical Engineering, Islamic University of Science and Technology, Kashmir, India and Indian Institute of Technology Roorkee, India. Email: javeedbashir001@gmail.com

Ahmed Sharique Anees, Department of Electrical Engineering, Islamic University of Science and Technology, Kashmir, India. Email: shariq. anees@islamicuniversity.edu.in

**Faizan Fayaz Bhat**, Department of Electrical Engineering, National Institute of Technology Srinagar, Hazratbal, Srinagar (J&K), India. Email: bfaizan999@gmail.com

**Zahid Ahmad Tantry**, Department of Electrical Engineering, National Institute of Technology Srinagar, Hazratbal, Srinagar (J&K), India. Email: zahidtantry969@gmail.com

**Md Ibrahim**, Department of Electrical Engineering, Integral University, Lucknow, India. Email: ibrahimalig3893@gmail.com

**Tajamal Hayat Parray**, Department of Electrical Engineering, National Institute of Technology, Hazratbal, Srinagar, Jammu and Kashmir, India. Email: tajamulhayat05@gmail.com

**Mohammad Ali Abido**, K.A.CARE Energy Research & Innovation Center at King Fahd University of Petroleum & Minerals (KFUPM), Saudi Arabia and Interdisciplinary Research Center for Sustainable Energy Systems, KFUPM, Dhahran, Saudi Arabia.

### Preface

Multilevel converters have gained much attention in recent years for medium/high-voltage and high-power industrial and residential applications. The main advantages of a multilevel converter over two-level converters include less voltage stress on power semiconductors, low dv/ dt, low common voltage, reduced electromagnetic interference, and low total harmonics distortion among others. Better output power quality is ensured with the increasing number of levels in the synthesized output voltage waveform. Several multilevel topologies have been reported in the literature, such as neutral point clamped (NPC), flying capacitor (FC), cascaded H-bridge (CHB), hybrid cascaded H-bridge, asymmetrical cascaded H-bridge, flying capacitor, modular multilevel converter (MMC), active neutral point clamped converter (ANPC), and packed U-cell-type converter, and various topologies based on reduced device count and reduced number of sources have also been proposed in the literature.

The multilevel converters have been commercialized in many standard and customized products such as mixers, blowers, pumps, compressors, conveyors, fans, crushers, rolling mills, extruders, grinding machines, solar photovoltaic systems, wind power conversion, traction and ship propulsion, electric vehicles, variable speed drives, static compensators (STATCOMS), high-voltage direct-current (HVDC) transmission, and hydro pump storage, to name a few. However, the multilevel converter, although a proven and enabling technology, still presents numerous challenges in topologies, modulation, and control and need-based applications. Since multilevel converters offer a wide range of possibilities, research and development in the area of multilevel converter topologies, modulation, and control and in various applications are still growing in depth and width. To further improve multilevel converters' energy efficiency, reliability, power density, and cost, many research groups across the world are working to broaden the application areas of multilevel converters and to make them more attractive and competitive compared to classic topologies. Multilevel converters represent a very important topic in modern power electronics, and many research groups are working on topologies, modulation techniques, and control strategies to improve the global behavior of the system.

This book, "*Multilevel Converters*", intended to provide a deep insight about multilevel converters' operation, modulation, and control strategies and the various applications of multilevel converters such as in variable speed drives, renewable energy generation, and power systems. The book will serve as a reference for academic researchers, university students, and practicing engineers who are working in the area of multilevel converters. This book contains 17 chapters on multilevel converter topologies, modulation, control, and applications and organized as detailed below.

Chapter 1 discusses the invention and applications of multilevel converters, which were created to overcome voltage limitations in semiconductor devices. The chapter's main objective is to comprehensively study multilevel inverters, including their advantages, drawbacks, and recent applications. The study begins with an examination of dual two-level inverter systems, highlighting their benefits, challenges, techniques for issue resolution, and various applications.

Chapter 2 highlights the historical development of multilevel inverters. It mentions the evolution of MLI configurations, including newer models with fewer switches that produce more voltage levels. The chapter emphasizes the industrial uses of MLI in on-grid renewable energy systems and discusses important MLI configurations such as flying capacitor MLI (FC-MLI), neutral point clamped (NPC) or diode clamped MLI (DC-MLI), and cascaded H-bridge MLI (CHB-MLI). Finally, it notes the attractiveness of multilevel technology for photovoltaic (PV) applications and provides an overview and classification of MLI topologies relevant to PV systems.

Chapter 3 provides a detailed explanation of both conventional and new multilevel converter topologies. It also covers various pulse width modulation techniques and discusses their applications in motor drives. To support the theoretical concepts, the chapter includes simulation and hardware results to validate the discussed findings.

Chapter 4 introduces a novel inverter modulation technique to generate 11 voltage levels at the inverter output. This modulation optimizes capacitor charging and discharging, reducing inrush current peaks significantly, improving reliability, and extending the inverter's lifespan, making it well-suited for solar PV applications even in challenging weather conditions. This innovative approach also reduces stress on switch voltage and current. To validate the effectiveness of this enhanced technology, comprehensive experiments are conducted using hardwarein-the-loop setups and simulation environments as well as rigorous testing in a laboratory prototype.

Chapter 5 discusses a four-level open-end winding induction motor (OEW-IM) drive controlled by a single inverter through space vector pulse width modulation (SVPWM). It employs two two-level voltage source inverters (VSIs) connected to each side of the OEW-IM. To achieve four-level inversion, the DC-link voltages of the dual-inverter system are main-tained at a 2:1 ratio. The four-level OEW-IM drive faces two main challenges: 1) circulating zero sequence currents in the OEW-IM phase windings and 2) preventing overcharging of the lower DC-link voltage capacitor by the higher DC-link voltage capacitor. The latter issue is mitigated by providing independent DC power supplies to the dual-inverter system. The former challenge is addressed through a novel SVPWM scheme, which promises improved performance compared to existing SVPWM methods.

Chapter 6 discusses the use of field-oriented control (FOC) in induction motor drives, which is widely adopted for high-performance applications. FOC enhances motor drive performance by independently controlling the torque and field flux components, making the motor operation similar to a separately excited DC motor. This chapter specifically introduces a diodeclamped multi-level inverter for the closed-loop control of an induction motor drive using FOC. It covers the operation of the induction motor in both motoring and regenerating modes, powered by a diode-clamped three-phase three-level inverter circuit. The entire drive system is developed and analyzed using MATLAB/Simulink.

Chapter 7 focuses on the development of innovative topological designs for multilevel inverters that offer several key advantages, including a low component count, high voltage gain, cost-effectiveness, and minimized voltage stress on power switches. The study introduced five-level single-cell multilevel inverter (SCMLI) topologies designed to efficiently generate multilevel voltage waveforms, particularly suitable for mediumand high-power applications. Experimental testing has been conducted to validate the practical feasibility of each proposed topology. The results highlight several significant advantages, including reduced voltage stress, high voltage gain, the ability to operate at various power factors, reduced switching components, and high overall efficiency. The suggested topologies underwent both simulation in the MATLAB/Simulink environment and practical experimentation using the dSPACE-1104 controller, further reinforcing their viability and potential for practical implementation in real-world applications. The switched-capacitor multilevel converters (SCMLCs) are gaining popularity for the integration of solar photovoltaic (SPV) systems into the grid. The current emphasis is on minimizing the number of components in SCMLCs, leading to cost savings and the creation of smaller converters. SCMLCs are particularly suitable for grid integration of low-voltage sources like SPV and fuel cells due to their ability to provide significant voltage boosting. In this context, Chapter 8 discusses a 13-level SCMLC topology for the grid-connected operation of SPV systems. This topology achieves threefold voltage boosting while utilizing a reduced component count, making it a promising solution for efficiently integrating SPV systems into the grid.

Chapter 9 discusses the multilevel inverters useful for solar photovoltaic (SPV) systems and provides a concise overview. The selection of suitable maximum power point tracking (MPPT) strategies for grid-connected SPV/hybrid systems with multilevel inverter has also been discussed in detail.

Chapter 10 discusses electric-drive-reconstructed onboard converter (EDROC), which can function in either the grid-to-vehicle (G2V) or the vehicle-to-grid (V2G) mode. It gives an extensive examination of the global implementation of power converters for electric vehicle systems and contemporary solutions for electric vehicle (EV) charging infrastructure.

In Chapter 11, the packed U-cell (PUC) inverter is highlighted as an innovative technology that achieves a seven-level voltage output using only six active switches, one isolated DC source, and a second capacitor source. However, maintaining a precise voltage ratio between the two capacitor sources is crucial. The chapter delves into the modulation and control of the PUC topology, focusing on its application in solar photovoltaic systems.

Chapter 12 proposes a reduced switch count-based multilevel converter for application in unified power quality conditioner (UPQC) in distribution power systems. The independent control of real and reactive power exchanged between the UPQC and the power networks using multilevel converters is investigated in this chapter in detail.

Chapter 13 illustrates the process of computing power losses, assessing efficiency, and conducting a harmonic analysis of a three-phase infinite-level inverter (TILI). The TILI boasts of exceptional DC-link voltage utilization with a factor of 1.23, reduced input voltage demands, minimized switching power losses, decreased voltage stress, enhanced working efficiency, and improved output power quality.

Chapter 14 discusses the modeling, analysis, and control of a doubly fed induction generator (DFIG) using direct torque control space vector pulse

width modulation (DTC-SVPWM) which is employed in wind energy conversion systems, featuring a partially rated converter and facilitating a direct grid connection. The analysis covers aspects such as the quality of stator current, dynamic response, and steady-state response.

Chapter 15 discusses a novel robust sliding mode control strategy for the static var compensator (SVC) for reactive power support to reduce the mismatch in the system reactive power. To improve the performance of a sliding mode controller (SMC) and eliminate the chattering problem, a sliding mode observer (SMO) is constructed to estimate the SVC parameters effectively. The Lyapunov stability analysis is conducted to guarantee the stability of the controller. Simulink/MATLAB is used to validate the efficacy of the proposed controller through simulation studies.

For modular multilevel converter (MMC)-based applications, it is crucial to ensure trouble-free operation for 2 to 3 years. Various types of electrical failures, such as open circuits, short circuits, DC-bus short circuits, and single line-to-ground faults, can potentially disrupt the MMC's operation, leading to a voltage drop within the system. Therefore, the development of a robust fault-tolerant strategy is imperative. A fault-tolerant plan typically comprises three distinct phases: pre-fault preparation, fault isolation and localization, and post-fault restoration and control. Chapter 16 primarily focuses on the post-fault control procedures aimed at swiftly and reliably restoring voltage levels to their pre-fault conditions.

Finally, Chapter 17 explores the application of cascaded H-bridge multilevel inverter (CHB-MLI)-based active filter systems and demonstrates their dynamic performance under transient and steady-state conditions. Specifically, a nine-level CHB-MLI-based SAPF system is simulated using MATLAB/Simulink, showcasing its effectiveness in addressing power quality issues arising from non-linear loads.

This book serves as a valuable reference for individuals interested in the area of multilevel converter topologies, modulation, control, and practical application. Both researchers and practicing engineers will find this book highly adaptable and enriching for their work. Covering a wide range of subject areas and providing a wealth of information from fundamental to advanced levels, this single volume stands as a comprehensive guide for anyone engaged in this field.

We extend our heartfelt gratitude to all the contributors of this book for their invaluable contributions in crafting exceptional literature for the research community. Their dedication and expertise have resulted in the creation of high-quality content that will undoubtedly benefit and enhance research in this field. We also wish to express our appreciation to our colleagues and friends for their insightful contributions and helpful discussions throughout the production of this edited book.

### Salman Ahmad

Department of Electrical Engineering, Islamic University of Science and Technology, Awantipora J&K, India Farhad Ilahi Bakhsh Department of Electrical Engineering, National Institute of Technology, Srinagar J&K, India P. Sanjeevikumar Department of Electrical Engineering, IT and Cybernetics, University of South-Eastern Norway, Porsgrunn, Norway

## Analysis of Dual Two-Level Converters for Multilevel Performance

Shailesh Kumar Gupta<sup>1\*</sup> and Omveer Singh<sup>2</sup>

<sup>1</sup>Department of Electrical & Electronics Engineering, IIMT Engineering College, Meerut (U.P.), India <sup>2</sup>Department of Electrical Engineering, Gautam Buddha University, Greater Noida (U.P.), India

#### Abstract

Multilevel converters were invented to circumvent the voltage restriction of semiconductor devices. The coupling of AC and DC high voltage systems was its first use. Multilevel converters are mostly used to connect many devices in series while clamping the voltages between their pins. The clamping method is determined by the variations between multiple converter architectures. Recently, the use of multilevel inverter technology has become a highly significant alternative for controlling high-power, medium-voltage energy. The goal of this paper is to study this multilevel inverter from the ground up. A review of multilevel converters will cover their benefits, drawbacks, and applications in recent years. The examination of dual twolevel inverter systems is then followed by a discussion of the benefits of dual inverter systems as well as issue identification, techniques, and applications. Then, the multilevel performance of dual two-level converters is investigated in the MATLAB/ SIMULINK environment. Finally, conclusion and future scope are discussed.

*Keywords:* Multilevel inverters, dual inverter, space vector pulse width modulation, artificial nural network based pulse width modulation, harmonic spectrum, simulation

### 1.1 Introduction

By the end of the 1990s, industry has started to require more powerful machinery, which can now produce megawatts of power. The medium-voltage

<sup>\*</sup>Corresponding author: drskggbu@gmail.com

Salman Ahmad, Farhad Ilahi Bakhsh, and P. Sanjeevikumar (eds.) Multilevel Converters, (1–26) © 2024 Scrivener Publishing LLC

#### 2 Multilevel Converters

network is typically coupled to controlled ac drives in the megawatt range. Currently, connecting a solitary semiconductor switch directly to medium-voltage grids is challenging. For these reasons, working with greater voltage levels has been made possible by a new family of multilevel inverters (MLIs) [1–3]. In order to create a stepped voltage waveform for larger power levels, a multilevel inverter is a power electronic circuit that combines a number of low-rated power semiconductor switches with a number of different DC sources. Batteries, fuel cells, capacitors, and solar PV panels are just a few of the energy sources that can be used to power numerous DC input sources. Semiconductors and capacitor voltage sources are used in multilevel inverters, whose output produces voltages with stepped waveforms. The power semiconductors must endure only low voltages, whereas the commutation of the switches allows the addition of capacitor voltages, which touch high voltage at the output. When compared to the negative pole of the capacitor, the output voltage of a two-level (2-L) inverter has two values (levels), a three-level (3-L) inverter has three levels, and so on.

When the three-level inverter was first introduced in [4], the name "multilevel" was coined. By raising the inverter's level count, the output voltages have more steps, creating a waveform resembling a staircase with less harmonic distortion. A large number of levels, however, complicates control and creates issues with voltage imbalance. MLIs have three alternative topologies that have been suggested: diode-clamped MLIs [4], flying capacitor MLIs [1, 5, 6], and cascaded H-bridge MLIs [1, 7, 8]. MLIs have the ability to draw input current with very low distortion, generate smaller common-mode (CM) voltage, and generate output voltages with exceptionally low distortion and lower dv/dt, all of which reduce the stress on the motor bearings. Furthermore, it is possible to eliminate CM voltages [8] and operate with a reduced switching frequency by applying sophisticated modulation techniques.

In diode-clamped converters, the clamping is done by the diode batteries, in cascade H-bridge topologies, the clamping is done by the batteries, and so on. The former use of a multilevel converter in high voltage applications to connect the DC side to the AC grid is still used on HVDC transmission lines. In addition, low-voltage applications for which multilevel is appropriate have been discovered. The output waveforms of multilevel converters are better than those of standard converters. This feature is extremely beneficial in meeting energy quality standards. Even in drive applications, multilevel converters are now a good choice. Sophisticated control algorithms can take advantage of the system's large number of levels to improve performance.

Furthermore, a 3-L inverter also produces space vectors that are similar to those generated by a double 2-L inverter, where every sector is split